©2006 The Japan Society of Applied Physics

# **Characterization of Polycrystalline Silicon Thin-Film Transistors**

Toshiyuki SAMESHIMA and Mutsumi KIMURA<sup>1</sup>

Tokyo University of Agriculture and Technology, 2-24-16, Naka-cho, Koganei, Tokyo 184-8588, Japan <sup>1</sup>Ryukoku University, Seta, Otsu 520-2194, Japan

(Received July 27, 2005; accepted November 18, 2005; published online March 8, 2006)

The nonlinear behavior of the transfer characteristics of polycrystalline silicon thin-film transistors (poly-Si TFTs) at the threshold voltage was analyzed. The threshold voltage  $V_{\rm T}$  was defined as the gate voltage giving half of the maximum transconductance ( $G_{\rm mMAX}/2$ ). The nonlinear parameter  $\Delta V$  was also introduced as the maximum transconductance divided by the differential of  $G_{\rm m}$  at  $V_{\rm T}$ .  $V_{\rm T}$  and  $\Delta V$  increased as the density of defect states increased. Moreover,  $\Delta V$  increased as the energy level of defects increased near the band edge.  $\Delta V$  gave the carrier density and the Fermi level at the silicon surface at  $V_{\rm T}$ .  $V_{\rm T}$  and  $\Delta V$  also gave the density of occupied defects states at  $V_{\rm T}$ . Analysis using  $V_{\rm T}$  and  $\Delta V$  was applied to the characterization of n-channel TFTs fabricated with laser crystallization and H<sub>2</sub>O vapor annealing.  $V_{\rm T}$  and  $\Delta V$  were 0.90 and 0.81 V, respectively. They gave the Fermi level and the densities of electron carrier and occupied defect states at the threshold voltage as 0.91 eV,  $2.2 \times 10^{10}$  and  $1.8 \times 10^{11}$  cm<sup>-2</sup>, respectively. [DOI: 10.1143/JJAP.45.1534]

KEYWORDS: TFTs, defect states, Fermi level, transconductance

## 1. Introduction

Polycrystalline silicon thin-film transistors (poly-Si TFTs) have been widely developed for fabrication of electronic devices such as flat panel displays.<sup>1-3)</sup> Low-temperature fabrication processing has been attractive because it allows us to fabricate TFTs on substrates with a low heat resistivity, such as glass or plastic.<sup>4-7)</sup> Poly-Si TFTs, however, have electrically active defects, which trap carriers, at gate insulator/silicon interfaces and in silicon films. The defects can therefore govern the characteristics of drain current. It is important to understand the behavior of drain current as a function of defect state to apply poly-Si TFTs to electronic circuits. In transfer characteristics for most poly-Si TFTs, drain current does not increase linearly as gate voltage increased from the threshold voltage, in contrast to conventional linear transfer behavior as given by the following equation;8)

$$I_{\rm d} = \frac{W}{L} C_{\rm ox} \mu \left( V_{\rm g} - V_{\rm T} - \frac{V_{\rm d}}{2} \right) V_{\rm d},\tag{1}$$

where W is the width of the channel, L is the length of the channel,  $C_{\text{ox}}$  is the gate capacitance per unit area,  $\mu$  is the mobility,  $V_{\text{g}}$  is the gate voltage,  $V_{\text{T}}$  is the threshold voltage, and  $V_{\text{d}}$  is the drain voltage. The nonlinear characteristics result in significant drain currents below the threshold voltage. The subthreshold current is caused by occupied defect states in TFTs.

In this study, we discuss transfer characteristics at the threshold gate voltage. We propose two values of the threshold voltage  $V_{\rm T}$  and the nonlinear parameter  $\Delta V$  in order to characterize the nonlinear characteristics of the drain current at the threshold voltage.  $V_{\rm T}$  and  $\Delta V$  give the Fermi level and the densities of carrier and occupied defect states at  $V_{\rm T}$ . This method with  $V_{\rm T}$  and  $\Delta V$  is used to analyze the nonlinear transfer characteristics of n-channel TFTs fabricated with laser crystallization and H<sub>2</sub>O vapor heat treatment.<sup>9)</sup>

## 2. TFT Fabrication

Poly-Si TFTs were fabricated using pulsed laser crystallization and defect reduction processes. Hydrogenated amorphous silicon (a-Si:H) films doped with  $7 \times 10^{20} \,\mathrm{cm}^{-3}$ phosphorus and with a thickness of 30 nm were first formed on glass substrates at 330 °C using plasma-enhanced chemical vapor deposition (PECVD). The doped films were removed at the channel region  $25\,\mu m$  long and  $75\,\mu m$  wide by etching, and they were used as dopant sources for forming source and drain regions. 25-nm-thick undoped a-Si:H films were then deposited using PECVD over the entire area. The silicon layers were crystallized at room temperature in vacuum at  $3 \times 10^{-4}$  Pa using a 30 ns pulsed XeCl excimer laser at 275 mJ/cm<sup>2</sup> with 50 shots. Undoped crystallized regions were used as the channel region. Source and drain regions were simultaneously formed through diffusion of phosphorus atoms into the overlaying silicon layer during laser crystallization. The melt duration of silicon during laser crystallization was shorter than 100 ns, thus the diffusion distance of the dopant atoms was at most 60 nm in liquid silicon<sup>10)</sup> and the channel length hardly changed. Some samples were heated at 260  $^{\circ}$ C with 1.3  $\times$  $10^{6}$  Pa H<sub>2</sub>O vapor for 3 h to reduce the defects in the silicon films. The molecular beam deposition method was then used to form the gate insulator.<sup>11)</sup> A 100-nm-thick  $SiO_x$  layer was deposited at room temperature as the gate insulator by thermal evaporation of SiO powders using Knudsen cell in oxygen radical ambient at a pressure of  $1 \times 10^{-2}$  Pa, which was generated by 300 W induction-coupled remote plasma equipment. Contact holes were then opened in the  $SiO_x$  layer on the source and drain regions. Gate, drain, and source electrodes were formed with Al metals. After TFT fabrication, all samples were heated at 260 °C with  $1.3 \times 10^{6}$  Pa  $H_2O$  vapor for 3 h for defect reduction in SiO<sub>x</sub> and SiO<sub>x</sub>/Si interfaces. Measurements of capacitance response with a frequency of 1 MHz as a function of gate bias voltage for Al gate metal-oxide-semiconductor (MOS) capacitors with ntype silicon revealed that H<sub>2</sub>O vapor heat treatment oxidized the  $SiO_x$  films well and improved the specific dielectric constant, the densities of interface traps, and fixed oxide charges. They were estimated to be 4.1,  $5 \times 10^{10}$  cm<sup>-2</sup> eV<sup>-1</sup> and  $2.7 \times 10^{11} \text{ cm}^{-2}$ , respectively. The TFTs were consequently prepared by two H<sub>2</sub>O vapor heat treatments and by one H<sub>2</sub>O vapor heat treatment.



Fig. 1. Transconductance as a function of gate voltage for poly-Si TFT fabricated with H<sub>2</sub>O vapor heat treatment applied after laser crystallization and TFT fabrication. The threshold voltage,  $V_{\rm T}$ , of the drain current was defined as the gate voltage at half of the maximum transconductance,  $G_{\rm mMAX}$ , for n-channel TFTs.  $\Delta V$  was defined as the maximum transconductance divided by the increasing ratio of  $G_{\rm m}$  at  $V_{\rm T}$  given by the differential of  $G_{\rm m}$  (see the dashed tangent line).

#### 3. Analysis of Nonlinear Transfer Characteristics

Figure 1 shows transconductance as a function of the gate voltage for n-channel poly-Si TFTs fabricated with the H<sub>2</sub>O vapor heat treatment applied after laser crystallization and after TFT structure fabrication. The transconductance was plotted by compensating the voltage shift so that zero gate voltage gave the flat band condition. We define the threshold voltage  $V_{\rm T}$  of the drain current as the gate voltage at half of the maximum transconductance,  $G_{\rm mMAX}$ , as shown in Fig. 1. If carrier mobility does not significantly change with gate voltage, transconductance can be given as

$$G_{\rm m}(V_{\rm g}) = \frac{W}{L} e \mu V_{\rm d} \frac{\partial n}{\partial V_{\rm g}},\tag{2}$$

where *e* is the elemental charge,  $\mu$  is the carrier mobility, and *n* is the carrier density per unit area in the channel region. When a gate voltage is applied sufficiently high to occupy defect states with electrical charges,  $G_{\text{mMAX}}$ is given approximately by the linear equation shown in eq. (1) as

$$G_{\rm mMAX} \sim \frac{W}{L} \mu C_{\rm ox} V_{\rm d},$$
 (3)

The transconducatnce at the threshold voltage is therefore given as

$$G_{\rm m}(V_{\rm T}) = \frac{1}{2} G_{\rm mMAX} \sim \frac{W}{2L} \mu C_{\rm ox} V_{\rm d}, \qquad (4)$$

The carrier induction ratio at  $V_{\rm T}$  is given by eqs. (2)–(4) as,

$$\left. \frac{\partial n}{\partial V_{\rm g}} \right|_{V_{\rm g}=VT} \sim \frac{1}{2} \frac{C_{\rm ox}}{e},\tag{5}$$

In order to characterize the nonlinear behavior of the drain current around  $V_{\rm T}$ , we introduce the nonlinear parameter  $\Delta V$  which is defined as the maximum transconductance divided by the increasing ratio of  $G_{\rm m}$  at  $V_{\rm T}$ .  $\Delta V$  is given by the differential of  $G_{\rm m}$  at  $V_{\rm T}$  and, using eqs. (2) and (3), as

$$\Delta V = G_{\text{mMAX}} \left( \frac{\partial G_{\text{m}}}{\partial V_{\text{g}}} \Big|_{V_{\text{g}} = VT} \right)^{-1}$$

$$\sim \frac{W}{L} \mu C_{\text{ox}} V_{\text{d}} \left( \frac{W}{L} e \mu V_{\text{d}} \frac{\partial^2 n}{\partial V_{\text{g}}^2} \Big|_{V_{\text{g}} = VT} \right)^{-1} \qquad (6)$$

$$\sim \frac{C_{\text{ox}}}{e} \left( \frac{\partial^2 n}{\partial V_{\text{g}}^2} \Big|_{V_{\text{g}} = VT} \right)^{-1},$$

 $\Delta V$  means the effective gate voltage width required to increase  $G_{\rm m}$  from zero to  $G_{\rm mMAX}$ , as shown in Fig. 1. Using eqs. (5) and (6), the carrier induction ratio around  $V_{\rm T}$  is approximately described by a first-order Taylor series as

$$\frac{\partial n(V_g)}{\partial V_g} \sim \frac{\partial n}{\partial V_g} \Big|_{V_g = VT} + \frac{\partial^2 n}{\partial V_g^2} \Big|_{V_g = VT} (V_g - V_T) \\ \sim \frac{1}{2} \frac{C_{\text{ox}}}{e} + \frac{C_{\text{ox}}}{e\Delta V} (V_g - V_T) \\ \sim \frac{C_{\text{ox}}}{e} \left(\frac{1}{2} + \frac{V_g - V_T}{\Delta V}\right).$$
(7)

The carrier density at  $V_{\rm T}$  is therefore estimated as

$$n \sim \int_{V_{\rm T}-\Delta V/2}^{V_{\rm T}} \frac{C_{\rm ox}}{e} \left(\frac{1}{2} + \frac{V_{\rm g} - V_{\rm T}}{\Delta V}\right) dV_{\rm g}$$
$$= \frac{C_{\rm ox}}{e} \left[\frac{\Delta V}{4} + \frac{1}{2\Delta V} \left\{V_{\rm T}^2 - \left(V_{\rm T} - \frac{\Delta V}{2}\right)^2\right\} - \frac{V_{\rm T}}{2}\right] \quad (8)$$
$$= \frac{C_{\rm ox}}{8e} \Delta V.$$

The carrier density at  $V_{\rm T}$  is proportional to  $\Delta V$ . The carrier density per unit area is also given by the model of the effective density of states as

$$n = N_{\rm c} D \exp\left(\frac{E_{\rm F} - E_{\rm G}}{kT}\right),\tag{9}$$

where  $N_c$  is the effective volume density of states for the conduction band,  $E_G$  is the band gap, k is Boltzman constant, and T is the absolute temperature. D is the effective channel thickness in which carriers concentrate. Our numerical calculation program of the transfer characteristics using the finite element method combined with statistical thermodynamic conditions gave D as a function of the carrier density per unit area as  $D = -2 \times 10^{-8} (\log n)^3 + 7 \times 10^{-7} (\log n)^2 - 8 \times 10^{-6} \log n + 3 \times 10^{-5}$  (cm) for the carrier density ranging from  $1 \times 10^8$  to  $1 \times 10^{12}$  cm<sup>-2</sup>.<sup>12,13</sup> The Fermi level  $E_F$  at the gate insulator/silicon interface is given by  $\Delta V$  using eqs. (8) and (9) as

$$E_{\rm F} = kT \ln \frac{C_{\rm ox} \Delta V}{8eN_{\rm c}D} + E_{\rm G}.$$
 (10)

High  $\Delta V$  results in a high Fermi level at the gate insulator/silicon interface at the threshold voltage.

For poly-Si TFTs, the density of charge per unit area generated in the silicon channel induced by applying gate voltage is given by charge neutralization as

$$C_{\rm ox}V_{\rm g} = e(n+N_{\rm t}) \tag{11}$$

where  $N_t$  is the density of the occupied defects trapping charge per unit area. From eqs. (8) and (11), the density of

occupied defects at  $V_{\rm T}$  is estimated as

$$N_{\rm t} \sim \frac{C_{\rm ox}}{e} \left( V_{\rm T} - \frac{\Delta V}{8} \right).$$
 (12)

From eqs. (5) and (11), the charge trapping ratio as a function of  $V_g$  is equal to the carrier induction ratio at the threshold voltage  $V_T$  as

$$\frac{\partial n}{\partial V_{\rm g}}\Big|_{V_{\rm T}} \sim \frac{C_{\rm ox}}{2e} \sim \frac{\partial N_{\rm t}}{\partial V_{\rm g}}\Big|_{V_{\rm T}} \tag{13}$$

The density of occupied defect states  $N_t$  at  $V_T$  is governed by the energy distribution of the density of defect states in the band gap and the Fermi–Dirac distribution at  $V_T$ . If the flat band condition is achieved at a zero gate voltage,  $N_t$  at  $V_T$  is given as the density of occupied defect states at  $V_T$ subtracted by the density of occupied defect states at the zero gate voltage as

$$N_{t} = \int_{0}^{D} \int_{E_{V}-\phi(x)}^{E_{C}-\phi(x)} N(\varepsilon, x) \left( \exp\left(\frac{\varepsilon - E_{F}(V_{T})}{kT}\right) + 1 \right)^{-1} d\varepsilon \, dx$$
$$- \int_{0}^{D} \int_{E_{V}}^{E_{C}} N(\varepsilon, x) \left( \exp\left(\frac{\varepsilon - E_{F}(0)}{kT}\right) + 1 \right)^{-1} d\varepsilon \, dx,$$
(14)

where D is the thickness of the silicon film,  $N(\varepsilon, x)$  is the density of trap states at an energy of  $\varepsilon$  and a depth of x,  $E_V$  is the energy of the valence band edge,  $E_{\rm C}$  is the energy of the conduction band edge,  $\phi(x)$  is the potential change between depths of x and D,  $E_{\rm F}(V_{\rm T})$  is the Fermi level at  $V_{\rm T}$  and at a depth of x, and  $E_{\rm F}(0)$  is the Fermi level under the flat band condition at a  $V_g$  of 0 V. A schematic illustration of the charge trapping ratio due to defects and the carrier induction ratio as a function of the gate voltage given by eqs. (7) and (11) is shown in Fig. 2. When the gate voltage is low and the Fermi level is far from the conduction band, the charge induced by the gate voltage is almost trapped by defects. The increasing ratio of the Fermi level with the gate voltage  $\partial E_{\rm F}/\partial V_{\rm g}$  is low for a high density of defect states because the charge trapping ratio is limited by  $C_{ox}/e$  given by eq. (11). When the gate voltage increases near  $V_{\rm T}$ , the Fermi level also increases near the conduction band edge, and the carrier induction is significant. The carrier induction ratio increases and the charge trapping ratio decreases, as shown in Fig. 2. The  $V_{\rm T}$  is given by the gate voltage which gives the



Fig. 2. Schematic illustration of changes in charge trapping ratio and carrier induction ratio with gate voltage.

coincidence between the charge trapping ratio and the carrier induction ratio. The illustration shows that the carrier density at  $V_{\rm T}$  is proportional to  $\Delta V$ , which is given by eq. (7).  $\Delta V$ strongly depends on the energy level of the defect states. When defects are near the conduction band edge, high Fermi energy is necessary in order to occupy the defect states, as shown in eq. (14). Because high Fermi energy also induces a significant carrier density, application of gate voltage simultaneously causes charge trapping and carrier induction. This causes a high transition voltage,  $\Delta V$ , for the carrier induction ratio from zero to  $C_{ox}/e$ . The high-energy defect states can therefore result in serious nonlinear characteristics. As discussed above,  $V_{\rm T}$  and  $\Delta V$  characterize the nonlinear behavior of the drain current at the threshold voltage and give information on the Fermi level, the carrier density, and the density of occupied defects.

In order to clarify the relationship among  $V_{\rm T}$ ,  $\Delta V$ , and defect states, numerical calculation of transfer characteristics was conducted with single-delta function like defect states that trapped carriers. The accepter-type defect states with a single energy level were spread spatially uniformly in the silicon films.  $V_{\rm T}$  and  $\Delta V$  were obtained by analysis of calculated transfer characteristics using eqs. (4) and (6).

Figure 3 shows  $\Delta V$  as a function of  $V_{\rm T}$  with different energy levels of densities of defect states per unit area at 300 K.  $V_{\rm T}$  increased as the density of defect states increased for every energy level because a high gate voltage was necessary in order to occupy the defect states as shown in eqs. (11) and (12).  $\Delta V$  was low when defects were located at a deep energy level at 0.6 eV. Until the defect states were half full, the Fermi level stayed below 0.6 eV, which was far from the conduction band edge. This means that the carrier density was low when the defect states located at 0.6 eV were mostly unoccupied. After the half-occupation of defect states by gate voltage sufficient application, the Fermi level increased above the energy level of the defect states. When



Fig. 3.  $\Delta V$  as a function of  $V_{\rm T}$  with different energy levels of densities of defect states per unit area at 300 K. The energy level and the density of defect states are presented in the figure.  $\Delta V$  and  $V_{\rm T}$  were obtained from transfer characteristics calculated using a numerical finite element program. Two data sets from  $\Delta V$  and  $V_{\rm T}$  were also plotted using open circles labeled A and B. They were obtained from experimental characteristics for TFTs fabricated with H<sub>2</sub>O vapor heat treatment after only TFT fabrication (A) and for TFTs fabricated with H<sub>2</sub>O vapor heat treatment applied after laser crystallization and after TFT fabrication (B).



Fig. 4. Fermi level at  $SiO_2/Si$  interface as function of  $V_T$  at 300 K. The energy level and the density of defect states are presented in the figure.

the Fermi level reached an energy point which made the carrier induction ratio and the defect occupation ratio the same,  $V_{\rm T}$  was determined. Figure 4 shows the Fermi level as a function of  $V_{\rm T}$  at the SiO<sub>2</sub>/Si interface at 300 K. It was 0.78 eV for defects located at 0.6 eV with a density of  $1 \times 10^{11}$  cm<sup>-2</sup> at 300 K. The Fermi level gradually increased as  $V_{\rm T}$  increased. The high density of defect states made  $V_{\rm T}$ high. A high gate voltage is necessary to occupy a high density of defect states in order to achieve the charge neutrality condition given in eq. (11). The high gate voltage increased the silicon surface potential and made the potential difference between the top and bottom surfaces of the silicon layer high. This means that the Fermi level at the surface region is high at  $V_{\rm T}$ . Defect states are therefore well occupied in the surface region for the case of a high density of defect states as indicated in eq. (14). The defect states at the bottom region are still unoccupied states because of the difference in the potential energy. Because defect states are gradually occupied in the depth direction as the gate voltage increases, free carriers are gradually increased. This means that  $\Delta V$  increases in the case of a high density of defect states, which uniformly distribute in silicon films.  $V_{\rm T}$  and  $\Delta V$  therefore markedly increased with the density of defect states even for the case of deep energy levels, as shown in Fig. 4.

Figure 5 shows (a) the carrier density per unit area at  $V_{\rm T}$ and (b) the density of occupied defect states per unit area at  $V_{\rm T}$  as a function of the density of defect states per unit area for different energy levels of defects. Solid curves were directly estimated using eqs. (8) and (12), and dashed curves were given by numerical calculation using the finite element method. The carrier densities and the density of occupied defect states obtained by  $V_{\rm T}$  and  $\Delta V$  agreed with those obtained by the numerical calculation program. This means that  $V_{\rm T}$  and  $\Delta V$  characterize the behavior of drain current at  $V_{\rm T}$  well and give the carrier density and the density of occupied defect states at  $V_{\rm T}$  from experimental transfer characteristics for any energy distribution of defect states. Low  $V_{\rm T}$  and low  $\Delta V$  indicate low density of defect states. Low  $V_{\rm T}$  and high  $\Delta V$  indicate high energy level of defect states. High  $V_{\rm T}$  and high  $\Delta V$  indicate a high density of defect states with high energy levels.



Fig. 5. (a) Carrier density per unit area at  $V_{\rm T}$  and (b) the density of occupied defect states per unit area at  $V_{\rm T}$  as a function of density of defect states per unit area for different energy levels of defects. Solid curves were directly calculated using eqs. (8) and (12), and dashed curves were given by numerical calculation with the finite element method.

### 4. Analysis of Experimental Characteristics

Figure 6 shows the transfer characteristics of TFTs (a) linear plotted and (b) plotted logarithmically. Because there was a voltage shift of -0.6 V caused by the difference in the work function between the gate metal and silicon and by the fixed oxide charge, the transfer characteristics were plotted by compensating the voltage shift so that zero gate voltage gave the flat band condition.  $V_{\rm T}$  and  $\Delta V$  were obtained from the transfer characteristics. They were 2.7 and 0.86 V, respectively, for TFTs fabricated with H2O vapor heat treatment after only TFT fabrication. The  $V_{\rm T}$  and  $\Delta V$  gave the Fermi level, the carrier density, and the density of occupied defect states at  $V_{\rm T}$  as 0.92 eV, 2.4 × 10<sup>10</sup>, and  $5.6 \times 10^{11}$  cm<sup>-2</sup>, respectively, according to eqs. (8), (9), and (12). On the other hand,  $V_{\rm T}$  and  $\Delta V$  were 0.9 and 0.81 V, respectively, for TFTs fabricated with H<sub>2</sub>O vapor heat treatment applied after laser crystallization and TFT fabrication. The Fermi level, the carrier density, and the density of occupied defect states at  $V_{\rm T}$  were estimated as 0.91 eV,  $2.2 \times 10^{10}$  and  $1.8 \times 10^{11}$  cm<sup>-2</sup>, respectively. High values of  $\Delta V$  for both TFTs suggest high energy level of defect states in the band gap, as shown in Fig. 3. A numerical analysis of the experimental transfer characteristics was also carried out by fitting the calculated transfer characteristics to



Fig. 6. Experimental and numerically calculated transfer characteristics for (a) linear plotting and (b) logarithmic plotting. Transfer characteristics were plotted under the flat band condition at zero gate voltage. TFTs were fabricated with laser crystallization at 275 mJ/cm<sup>2</sup> and with  $1.3 \times 10^6$  Pa H<sub>2</sub>O vapor heat treatment at 260 °C for 3 h after only TFT fabrication and with H<sub>2</sub>O vapor heat treatment applied after laser crystallization and after TFT fabrication. Both TFTs had a W/L of 3.



Fig. 7. Energy distribution of density of defect states obtained by fitting calculated drain current to experimental drain currents.

experimental ones as shown by dashed curves in Fig. 6. Figure 7 shows the energy distribution of the density of defect states. Both TFTs had tail-type defect states. Their density was high near the conduction band edge. The tailtype defect states essentially gave the high energy level



Fig. 8. Calculated densities of occupied defect states and electron carriers in silicon films as function of gate voltage (a) for TFTs fabricated with  $1.3 \times 10^6$  Pa H<sub>2</sub>O vapor heat treatment at 260 °C for 3 h only after TFT fabrication and (b) for TFTs fabricated with H<sub>2</sub>O vapor heat treatment applied after laser crystallization and TFT fabrication.

condition, which caused the high  $\Delta V$ . Moreover, a high peak of defects occurred around 0.77 eV for TFTs fabricated with H<sub>2</sub>O vapor heat treatment after only TFT fabrication. This caused the bending of the transfer characteristics from 1.0 to 3.0 V, as shown in Fig. 6. Figure 8 shows the calculated densities of electron carriers and occupied defect states in the silicon films as a function of the gate voltage for TFTs fabricated with H<sub>2</sub>O vapor heat treatment (a) after only TFT fabrication and (b) for TFTs fabricated with H<sub>2</sub>O vapor heat treatment applied after laser crystallization and TFT fabrication. The densities of electron carriers and occupied defect states at  $V_{\rm T}$  estimated by  $V_{\rm T}$  and  $\Delta V$  using eqs. (8) and (12) are also presented for both TFTs in Fig. 8. The density of occupied defect states increased almost proportionally as the gate voltage increased up to  $V_{\rm T}$ . On the other hand, the density of occupied defect states gradually saturated and the carrier density increased with the gate voltage above  $V_{\rm T}$  because they increased in accordance with the conditions in eq. (11). The densities of the occupied defect states and electron carriers at  $V_{\rm T}$  obtained by  $V_{\rm T}$  and  $\Delta V$  agreed well with those given by numerical calculation, as shown in Fig. 8. The high-pressure H<sub>2</sub>O vapor heat treatment after laser crystallization reduced the density of defect states and changed the energy distribution as shown in Fig. 7. Both TFTs had tail states near the band edge. The tail states resulted in a high carrier trapping ratio with increased gate voltage. This caused the serious nonlinear characteristics. The high  $\Delta V$  obtained from the experimental transfer characteristics of the two TFTs clearly indicates the existence of defect states near the band edge. Although the present method does not reveal the energy distribution of the density of defect states, it characterizes well the nonlinear behavior of drain current caused by defect states.  $\Delta V$  and  $V_{\rm T}$  simply give the Fermi level at the gate insulator/silicon interface and the densities of carriers and occupied defect states at the threshold voltage. These values are useful to analyze drain current characteristics of poly-Si TFTs.

## 5. Conclusions

The nonlinear behavior of transfer characteristics of poly-Si TFTs was analyzed.  $V_{\rm T}$  and  $\Delta V$  were introduced in order to characterize the nonlinear behavior at  $V_{\rm T}$ .  $V_{\rm T}$  is defined as the gate voltage giving half of the maximum transconductance  $(G_{\rm mMAX}/2)$ .  $\Delta V$  is defined as the maximum transconductance divided by the differential of  $G_{\rm m}$  at  $V_{\rm T}$ .  $\Delta V$ denotes the effective gate voltage width for increasing  $G_{\rm m}$ from zero to  $G_{\text{mMAX}}$ .  $V_{\text{T}}$  and  $\Delta V$  are governed by defect properties.  $V_{\rm T}$  and  $\Delta V$  increase as the density of defect states increases when the defect states with a single energy level are uniformly distributed in the silicon films.  $\Delta V$  increases as the energy level of defect states increases near the band edge.  $\Delta V$  gives the carrier density at  $V_{\rm T}$  proportionally. The carrier density and the Fermi level at the silicon surface increase as the defect density and the defect energy level increase. Transfer characteristics of n-channel poly-Si TFTs were analyzed. TFTs were fabricated by XeCl excimer laser crystallization at  $275 \text{ mJ/cm}^2$  and  $100\text{-nm-thick SiO}_2$  gate insulator.  $V_{\rm T}$  and  $\Delta V$  are 2.7 and 0.86 V, respectively, for H<sub>2</sub>O vapor annealing after only TFT fabrication.  $V_{\rm T}$  and  $\Delta V$  gave the Fermi level, the densities of carriers and occupied defect states at  $V_{\rm T}$  as 0.92 eV,  $2.4 \times 10^{10}$  and  $5.6 \times 10^{11}$  cm<sup>-2</sup>, respectively. On the other hand,  $V_{\rm T}$  and  $\Delta V$  were 0.90 and 0.81 V, respectively, for the case of  $1.3 \times 10^6$  Pa H<sub>2</sub>O vapor annealing at 260 °C for 3 h after laser crystallization and TFT fabrication. The Fermi level, the densities of carriers, and occupied defect states at  $V_{\rm T}$  were 0.91 eV,  $2.2 \times 10^{10}$  and  $1.8 \times 10^{11}$  cm<sup>-2</sup>, respectively. These values for two different TFTs agreed with those obtained by precise numerical calculation.

## Acknowledgment

We thank Ms. Mitsue Kimura for her support.

- 1) S. Uchikoga and N. Ibaraki: Thin Solid Films 383 (2001) 19.
- S. Inoue, K. Sadao, T. Ozawa, Y. Kobashi, H. Kwai, T. Kitagawa and T. Shimoda: IEDM Tech. Dig., 2000, p. 197.
- K. Shibata and H. Takahashi: Proc Int. Workshop on Active Matrix Liquid Crystal Displays'01, 2001, p. 219.
- T. Sameshima, S. Usui and M. Sekiya: IEEE Electron Device Lett. 7 (1986) 276.
- 5) K. Sera, F. Okumura, H. Uchida, S. Itoh, S. Kaneko and K. Hotta: IEEE Trans. Electron Devices **36** (1989) 2868.
- A. Kohno, T. Sameshima, N. Sano, M. Sekiya and M. Hara: IEEE Trans. Electron Devices 42 (1995) 251.
- S. Inoue, K. Sadao, M. Matsuo, T. Hashizume, H. Ishiguro, T. Nakazawa and H. Oshima: IEDM Tech. Dig., 1991, p. 555.
- 8) M. B. Barron: Solid-State Electron. **15** (1972) 293.
- 9) T. Sameshima and M. Satoh: Jpn. J. Appl. Phys. 36 (1997) L687.
- T. Sameshima, M. Hara and S. Usui: Mater. Res. Soc. Symp. Proc. 158 (1990) 255.
- T. Sameshima, A. Kohno, M. Sekiya, M. Hara and N. Sano: Appl. Phys. Lett. 64 (1994) 1018.
- 12) M. Kimura, S. Inoue, T. Shimoda, S. W.-B. Tam, B. O.-K. Lui, P. Migliorato and R. Nozawa: J. Appl. Phys. 91 (2002) 3855.
- 13) P. V. Evans and S. F. Nelson: J. Appl. Phys. 69 (1991) 3605.