## **Current Paths over Grain Boundaries in Polycrystalline Silicon Films**

Mutsumi KIMURA\*, Satoshi INOUE, Tatsuya SHIMODA and Toshiyuki SAMESHIMA<sup>1</sup>

Base Technology Research Center, Seiko Epson Corporation, 281 Fujimi, Nagano 399-0293, Japan <sup>1</sup>Division of Electric and Information Engineering, Tokyo University of Agriculture & Technology, 2-24-16 Nakamachi, Koganei 184-8588, Japan

(Received October 30, 2000; accepted for publication December 4, 2000)

Current paths over grain boundaries in polycrystalline silicon films have been analyzed using two-dimensional simulations. It is found that the current path is winding and longer than the distance between the electrodes. It is also found that the current path tends to flow perpendicular to the grain boundary and avoids the vertex of the grains. The reason why the current path tends to flow perpendicular to the grain boundary can also be explained using an analytical method.

KEYWORDS: current path, grain boundary, polycrystalline silicon, film, simulation, winding, perpendicularity

There has been much research analyzing carrier transport over grain boundaries in polycrystalline silicon (poly-Si) films and poly-Si thin-film transistors (TFTs).<sup>1–25)</sup> In some research, only the axis parallel to the poly-Si layer and along the carrier transport was considered. In other research, the axis along the poly-Si depth direction was additionally considered such that carriers are induced by the vertical voltage. The other axis parallel to the poly-Si layer and perpendicular to the carrier transport is hardly considered because of the immaturity of the analytical method and the insufficiency of the computation power for three-dimensional simulations. However, in the actual devices, the carrier transport may have components along the two axes parallel to the poly-Si layer. Therefore, the objective of this paper is to analyze current paths in these two axes parallel to the poly-Si layer.

Current paths are analyzed using two-dimensional simulations. Figures 1 and 2 show the current paths in the poly-Si film for grain sizes of  $0.1 \,\mu\text{m}$  and  $1 \,\mu\text{m}$ , respectively. The two axes parallel to the poly-Si layer are considered, but the axis along the poly-Si depth direction is not. Therefore, carriers cannot be induced by the vertical voltage. Instead, dopants are implanted in the poly-Si film, whose density is  $1.0 \times 10^{17} \,\mathrm{cm}^{-3}$ . In other words, since the dopants are implanted, the three-dimensional actual devices can be reduced to two-dimensional simulations. Grains are modeled using tiled rectangles, and grain boundaries are located between the grains. The grain boundary is assumed to be a surface with trap states, whose density is  $1.0 \times 10^{12} \text{ cm}^{-2}$ . The trap states not only trap and reduce the carriers, but also form a potential barrier and interfere with the carrier movement. It has been confirmed that the grain boundary with trap states and working of the grain boundary are valid.<sup>22-24)</sup> Two electrodes are located at the right and left ends of the poly-Si film, and an electric field is applied. The Poisson equation is utilized for the potential distribution, and the drift-diffusion model is utilized for the carrier transport.

From Figs. 1 and 2, it is found that the current path has components along the two axes parallel to the poly-Si layer. As a result, the current path is winding.<sup>25,26)</sup> Therefore, the current path is longer than the distance between the electrodes. For example, as seen in Fig. 1, the current path is 110% as long as the distance between the electrodes. From Figs. 1 and 2, it is also found that the current path tends to flow perpendicular to the grain boundary. Figure 3 shows the histogram of the angle of the current path over the grain

boundary for a grain size of  $0.1 \,\mu$ m. Here, many configurations between the directions of the grain and electric field are integrated. It is confirmed that the current path tends to flow perpendicular to the grain boundary. Moreover, as evident in Figs. 1 and 2, it is also found that the current path avoids the vertex of the grains, where multiple grain boundaries encounter and form higher potential barriers. These re-



Fig. 1. Current paths in the poly-Si film for a grain size of  $0.1 \,\mu$ m.



Fig. 2. Current paths in the poly-Si film for a grain size of  $1 \mu m$ .

<sup>\*</sup>E-mail address: kimura.mutsumi@exc.epson.co.jp

sults are particularly conspicuous for the smaller grain size, lower dopant density and higher defect density because the potential barrier formed by the trap states at the grain boundary is more easily extended to the middle of the grain.

The reason why the current path tends to flow perpendicular to the grain boundary can also be explained using an analytical method. Figure 4 shows the current path over the grain boundary. The x-axis and y-axis are perpendicular and parallel to the grain boundary, respectively. From the driftdiffusion model, the following equation is acquired.<sup>27)</sup>

$$\mathbf{i} = q \mu n \nabla E_{\mathrm{F}} \tag{1}$$

Here, i, q,  $\mu$ , n and  $E_{\rm F}$  are the current density vector, elementary electric charge, mobility, carrier density and Fermi level, respectively. The trap states at the grain boundary trap the carriers and reduce the carrier density in the neighboring grains. The carrier density recovers with distance from the grain boundary. Therefore, on the left-hand side of the grain boundary,  $\partial n/\partial x < 0$ . Because of the structural symmetry,  $\partial n/\partial y = 0$ . Because of the current continuity,  $\partial i_x/\partial x = 0$ , and because of the structural symmetry,  $\partial i_x/\partial y = 0$ . Using eq. (1) and these relationships, the following equations are acquired.

$$(\partial/\partial x)(\partial E_{\rm F}/\partial x) = [1/(q\mu n)](\partial i_x/\partial x) - (1/n)(\partial n/\partial x)(\partial E_{\rm F}/\partial x) = -[1/(q\mu n^2)](\partial n/\partial x)i_x > 0$$
<sup>(2)</sup>

$$(\partial/\partial x)(\partial E_{\rm F}/\partial y) = (\partial/\partial y)(\partial E_{\rm F}/\partial x) = [1/(q\mu n)](\partial i_x/\partial y) = 0$$
(3)

From eqs. (2) and (3), it is found that the gradient of the Fermi level perpendicular to the grain boundary is steeper near the grain boundary. From eq. (1), it is found that the current path is more perpendicular to the grain boundary near the grain boundary. On the right-hand side of the grain boundary, a similar explanation can be achieved.

From these results, the following conclusions are acquired. First, the current path is longer than the distance between the electrodes in the poly-Si films or the gate length in the poly-Si TFTs. This phenomenon has to be considered when the elec-



Fig. 3. Histogram of the angle of the current path over the grain boundary for a grain size of 0.1  $\mu$ m.



Fig. 4. Current path over the grain boundary.

trical characteristics are estimated. For example, when the carrier mobility is estimated from experimental results using the distance between the electrodes, this phenomenon is transferred to the carrier mobility, and the carrier mobility is underestimated. Presently, there seems to be no method for simultaneously and correctly estimating the current path and carrier mobility only from experimental results. Second, in prior research analyzing carrier transport over grain boundaries, the carrier transport was assumed to be perpendicular to the grain boundary.<sup>1–25)</sup> It is confirmed that this assumption is valid, and therefore the results are reliable. Third, in prior research analyzing oxide-silicon interface roughness in poly-Si TFTs, only the peak roughness was analyzed, which appeared at the vertex of the grains.<sup>28-34)</sup> Since the current path avoids the vertex of the grains, not only the peak roughness but also the roughness between the vertex of the grains has to be analyzed when the electrical characteristics are estimated.

The authors wish to thank Professor Piero Migliorato of the University of Cambridge. The authors also wish to thank the members of the Base Technology Research Center of the Seiko Epson Corporation, Epson Cambridge Laboratory, Professor Migliorato's group at the University of Cambridge and the LT Business Development Center of the Seiko Epson Corporation.

- 1) J. Y. W. Seto: J. Appl. Phys. 46 (1975) 5247.
- G. Baccarani, B. Ricco and G. Spadini: J. Appl. Phys. 49 (1978) 5565.
   J. Levinson, F. R. Shepherd, P. J. Scanion, W. D. Westwood, G. Este and
- M. Rider: J. Appl. Phys. 53 (1982) 1193.
- 4) D. J. Thomson and H. C. Card: J. Appl. Phys. 54 (1983) 1976.
- 5) C.-Y. Wu and W.-D. Ken: Solid-State Electron. 26 (1983) 675.
- N. C.-C. Lu, L. Gerzberg, C.-Y. Lu and J. D. Meindl: IEEE Trans. Electron Devices 30 (1983) 137.
- R. Guerrieri, P. Ciampolini, A. Gnudi, M. Rudan and G. Baccarani: IEEE Trans. Electron Devices 33 (1986) 1201.
- S. Yamada, S. Yokoyama and M. Koyanagi: Jpn. J. Appl. Phys. 29 (1990) 2388.
- 9) P. V. Evans and S. F. Nelson: J. Appl. Phys. 69 (1991) 3605.
- 10) I. Yamamoto, H. Kuwano and Y. Saito: J. Appl. Phys. 71 (1992) 3350.
- 11) C. A. Dimitriadis: J. Appl. Phys. 73 (1993) 4086.
- 12) C. A. Dimitriadis and D. H. Tassis: J. Appl. Phys. 77 (1995) 2177.
- 13) C. A. Dimitriadis and D. H. Tassis: J. Appl. Phys. 79 (1996) 4431.
- 14) G. A. Armstrong, S. Uppal, S. D. Brotherton and J. R. Ayres: IEEE Trans. Electron Device Lett. 18 (1997) 315.
- 15) G. A. Armstrong, S. Uppal, S. D. Brotherton and J. R. Ayres: Jpn. J. Appl. Phys. 37 (1998) 1721.
- 16) T. Kamins: Polycrystalline Silicon for Integrated Circuits & Displays

(Kluwer Academic Publishers, Boston, 1998) 2nd ed., Chap. 5.

- 17) T.-K. A. Chou and J. Kanicki: Jpn. J. Appl. Phys. 38 (1999) 2251.
- M. Kimura, T. Eguchi, S. Inoue and T. Shimoda: Jpn. J. Appl. Phys. 39 (2000) L775.
- M. Kimura, S. Inoue and T. Shimoda: *Dig. AM-LCD 2000* (AM-LCD 2000 Secretariat, Tokyo, 2000) p. 189.
- 20) M. Kimura, R. Nozawa, S. Inoue, T. Shimoda, B. O.-K. Lui, S. W.-B. Tam and P. Migliorato: Jpn. J. Appl. Phys. 40 (2001) 318.
- M. Kimura, S. Inoue, T. Shimoda and T. Eguchi: J. Appl. Phys. 89 (2001) 596.
- 22) M. Kimura, S. Higashi and T. Sameshima: Ext. Abstr. (The 47th Spring Meet., 2000); The Japan Society of Applied Physics and Related Societies, p. 964.
- 23) M. Kimura, S. Higashi and T. Sameshima: Tech. Rep. IEICE ED2000-11 (2000) 9.
- 24) M. Kimura, S. Inoue, T. Shimoda and T. Sameshima: Jpn. J. Appl. Phys. 40 (2001) 198.
- 25) C. A. Dimitriadis, M. Kimura, M. Miyasaka, S. Inoue, F. V. Farmakis,

- J. Brini and G. Kamarinos: Solid State Electron. 44 (2000) 2045.
- 26) M. Hatano, H. Akimoto, T. Sakai and H. Ishida: *Dig. AM-LCD '97* (AM-LCD '97 Secretariat, Tokyo, 1997) p. 95.
- 27) S. M. Sze: *Physics of Semiconductor Devices* (John Wiley & Sons, New York, 1981) 2nd ed., Chap. 1.
- 28) I. Asai, N. Kato, M. Fuse and T. Hamano: Jpn. J. Appl. Phys. 32 (1993) 474.
- 29) W. K. Park, H. K. Kim, M. S. Young, S. C. Kim and I. G. Lim: Tech. Rep. IEICE EID93-40 (1993) 1.
- 30) A. B. Y. Chan, C. T. Nguyen, P. K. Ko, S. T. H. Chan and S. S. Wong: IEEE Trans. Electron Devices 44 (1997) 455.
- B.-H. Min, C.-M. Park and M.-K. Han: IEEE Trans. Electron Devices 44 (1997) 2036.
- 32) B.-H. Min, C. M. Park, J.-S. Yoo and M.-K. Han: Phys. Scr. **T69** (1997) 229.
- 33) K. Suga, M. Chida, Y. Mishima, A. Hara and N. Sasaki: *Dig. SID 2000* (Society for Information Display, Long Beach, 2000) p. 534.
- 34) A. Hara and N. Sasaki: Tech. Rep. IEICE ED2000-14 (2000) 27.